Design and Analysis of Area Efficient 128 Bytes SRAM Architecture

Authors

  • Mr. B.N. Srinivasarao Research Scholar
  • Dr. K. Chandrabhushana Rao

Keywords:

128 bytes memory, Single ended memory architecture, SRAM architecture

Abstract

SRAM Memory architecture design and implementation is a challenging task for memory applications. Practical architecture was developed and used successfully using various double ended SRAM cells like 6 and 4 transistors. But for single ended SRAM cell like 5 transistors or any other number of transistors there is no specific architecture for practical applications. Conventional SRAM architecture has SRAM cell, write driver circuit along with bit inverter, Pre-charge circuit and sense amplifier which consists more, number of transistors required to handle single bit storage. In this paper SRAM architecture is implemented for single ended SRAM cell that is three transistor SRAM cell. Area is reduced by 60% with average power consumption 3.05µW and speed with 20.87GHz. Finally,28 bytes memory structure is implemented and verified its operation.

Published

2022-03-30

Issue

Section

Articles